Design considerations for low-power operations and robustness with respect to variations typically impose contradictory requirements. Low-power design techniques such as voltage scaling, dual-threshold assignment and gate sizing can have large negative impact on parametric yield under process variations. This book focuses on circuit/architectural design techniques for achieving low power operation under parameter variations. We consider both logic and memory design aspects and cover modeling and analysis, as well as design methodology to achieve simultaneously low power and variation tolerance, while minimizing design overhead. This book will discuss current industrial practices and emerging challenges at future technology nodes.from Jadavpur University, Kolkata, and the M.Tech. degree from the Indian Institute of Technology (IIT), Kharagpur. He received ... His research interests include analysis and design of low power and robust circuits in nanometer technologies.
|Title||:||Low-Power Variation-Tolerant Design in Nanometer Silicon|
|Author||:||Swarup Bhunia, Saibal Mukhopadhyay|
|Publisher||:||Springer Science & Business Media - 2010-11-10|